Reg. No. **Question Paper Code** 11723 ## B.E. / B.Tech. - DEGREE EXAMINATIONS, NOV/DEC 2022 Third Semester ## Computer Science and Business Systems 20CBPC302 - COMPUTER ORGANIZATION AND ARCHITECTURE (Regulations 2020) Duration: 3 Hours Max. Marks: 100 ## PART-A $(10 \times 2 = 20 \text{ Marks})$ Answer ALL Questions | | Answer ALL Questions | | |-----|---------------------------------------------------------------------------------------------------|-----------------------| | | | Marks,<br>K-Level, CO | | 1. | Describe the basic functional units of a computer. | 2,K1,C01 | | 2. | What is combination and sequential circuit? | 2,K1,CO1 | | 3. | Draw the Instruction Execution Cycle. | 2,K1,CO2 | | 4. | Define Instruction set. | 2,K1,CO2 | | 5. | Write about micro programmed control. | 2,K1,CO4 | | 6. | Define branch prediction. | 2,K1,CO4 | | 7. | List the various peripheral devices. | 2,K1,CO5 | | 8. | Write the factors considered in designing an I/O subsystem. | 2,K1,CO5 | | 9. | Draw the hierarchical memory organization. | 2,K1,CO6 | | 10. | Differentiate between cache size and block size. | 2,K1,CO6 | | | | | | | $PART - B (5 \times 13 = 65 Marks)$ | | | | Answer ALL Questions | | | 11. | a) (i) Draw and explain the flowchart of instruction cycle. | 6,K2,CO1 | | il. | (ii) Explain any three addressing modes with example. | 7,K2,CO1 | | | OR | | | | b) Explain in detail about various data representations with suitable | 13,K2,CO1 | | | examples. | | | 12. | a) Illustrate in detail about Instruction set architecture of a CPU. | 13,K3,CO2 | | 12. | OR | | | | b) Explain in detail about RTL interpretation of instructions. | 13,K2,CO2 | | | | | | 13. | a) Discuss in detail about the hardwired control unit with block diagram. | 13,K2,CO4 | | | OR | 13,K2,CO4 | | | b) Describe the techniques for handling data and instruction hazards in pipelining with examples. | | | | piperining with examples. | | | | | | 14. a) What is I/O interface and explain it with block diagram. 13,K2,C05 OR b) Explain in detail about Programmed I/O and interrupts. 13,K2,CO5 15. a) Explain the need for memory hierarchy technology with a four level 13,K2,C06 memory. OR b) Describe about various mapping techniques associated with cache 13,K2,C06 memories. ## PART - C $(1 \times 15 = 15 \text{ Marks})$ 16. a) Describe the algorithm for restoring division .Perform division of the 15,K3,C03 following numbers using restoring division: Dividend =17; Divisor =03. OR b) Draw the flowchart and explain about booth's algorithm. Multiply 15,K3,C03 100111 with 11011 using booth's algorithm.