| Reg. No. |
|----------|
|----------|

**Question Paper Code** 

11968

07 JUL 2023

#### M.E. / M.Tech. - DEGREE EXAMINATIONS, APRIL/MAY 2023

First Semester

# M.E - Computer Science and Engineering 20PCNPC101 - ADVANCED COMPUTER ARCHITECTURE

(Regulations 2020)

**Duration: 3 Hours** 

Max. Marks: 100

#### PART - A $(10 \times 2 = 20 \text{ Marks})$ Answer ALL Questions

|     |                                                   | Marks,<br>K-Level, CO |
|-----|---------------------------------------------------|-----------------------|
| 1.  | Explain various types of Dependencies in ILP.     | 2,K1,CO1              |
| 2.  | Define Data Hazards.                              | 2,K1,CO1              |
| 3.  | What are the Techniques used to reduce Miss rate. | 2,K1,CO2              |
| 4.  | Define Principle of locality.                     | 2,K1,CO2              |
| 5.  | Examine about invalidate protocol.                | 2,K1,CO3              |
| 6.  | Define Coherent view of memory.                   | 2,K1,CO3              |
| 7.  | Classify the elements of Interconnect Bus.        | 2,K3,CO4              |
| 8.  | Give the potential Drawbacks of Cloud Computing.  | 2,K2,CO4              |
| 9.  | Analyze the Vector functional units.              | 2,K1,CO5              |
| 10. | Generalize the output dependency.                 | 2,K1,CO6              |

## PART - B $(5 \times 13 = 65 \text{ Marks})$

Answer ALL Questions

| 11. | a) | Discuss about multiple instruction issue using dynamic scheduling. | 13,K2,CO1 |
|-----|----|--------------------------------------------------------------------|-----------|
|     |    | OR                                                                 |           |

- b) Discuss how hardware based speculation is used to overcome control 13,K2,CO1 dependence.
- 12. a) Explain cache hit time, miss rate and miss penalty with an example and 13,K2,CO2 present an outline of Virtual memory and virtual machines.

#### OR

- b) What is memory hierarchy? Elaborate the level in memory hierarchy 13,K2,CO2 with a diagram.
- 13. a) What the Basic Hardware Primitives and discuss the Coherence <sup>13,K1,CO3</sup> Protocols.

#### OR

- b) Explain Synchronization and Classify Multicomputer from 13,K3,C03 Multiprocessors.
- 14. a) (i)Describe the Monitoring and Repair elements of a Google WSC. 7,K3,CO4 (ii)Explain the Physical Infrastructure and Costs of Warehouse- Scale 6,K1,CO4 Computers.

#### OR

- b) (i)Explain Google Warehouse-Scale Computer. 7,K3,C04 (ii)Explain the customized and standardize 1AAA container for 6,K3,C04 Google.
- 15. a) Develop in detail about Roofline Visual Performance model.

  OR
  - b) Summarize the elements of Graphics processing Units. 13,K2,C05

### PART - C $(1 \times 15 = 15 \text{ Marks})$

16. a) Describe the primary components of the instruction set architecture 15,K2,C06 of VMIPS.

#### OR

b) Discuss the concept of Multiple Lanes: Beyond One Element per 15,K2,C06 Clock Cycle.