| Reg. No. | | | | | | | | | | | | | | | | | |----------|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--| |----------|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--| **Question Paper Code** 13740 ## M.E. - DEGREE EXAMINATIONS, APRIL / MAY 2025 Second Semester ## M.E. - Embedded Systems Technologies ## 24PESPC203 - RISC PROCESSOR ARCHITECTURE AND PROGRAMMING Regulations - 2024 | | | | | | Max. Marks: 100 | | | | | |---------------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------|-------------|-----------------|-------|--|--|--| | PART - A $(10 \times 2 = 20 \text{ Marks})$<br>Answer ALL Questions | | | | Marks K- CO | | | | | | | 1. | | e down the features implemented in AVR that prove it to be tecture? | RISC | 2 | K1 | CO1 | | | | | 2. | | the conditions that exist for all peripherals, parallel ports rupts after resetting in AVR architecture. | and | 2 | K2 | CO1 | | | | | 3. | What | t are the special registers used to indicate the value of the cung exception and interrupt? | ırrent | 2 | <i>K1</i> | CO2 | | | | | 4. | Com | pare ARM7, ARM9 and ARM11 series processors stating feature cations. | s and | 2 | K2 | CO2 | | | | | 5. | | t is the use of barrel shifter? | | 2 | K1 | CO3 | | | | | 6. | Diffe | rentiate Thumb and Arm instruction set. | | 2 | K2 | CO3 | | | | | 7. | Nam | e the interrupt handling schemes used in ARM. | | 2 | K1 | CO4 | | | | | 8. | 8. Summarize the steps involved in writing DSP Code for the ARM7TDMI. | | | | K2 | CO4 | | | | | 9. | 9. How to Initialize the MPU? | | | | K1 | CO5 | | | | | 10. | 10. State the uses of FLASH code memory. | | | | | | | | | | $PART - B (5 \times 13 = 65 Marks)$ | | | | | | | | | | | 11 | ` | Answer ALL Questions | | 13 | νn | CO1 | | | | | 11. | a) | Explain how ADC and DAC interfaced with AVR Microcontrolle | r. | 13 | KΖ | COI | | | | | | 1 \ | OR | | 12 | W) | COL | | | | | | b) | Explain the function of AVR serial peripheral interface data, co and status register with neat structure. | ontrol | 13 | K2 | CO1 | | | | | 12. | a) | Explain 5 stage pipeline ARM organizations. Enumerate its deview from that of three stage pipeline. | ation | 13 | K2 | CO2 | | | | | | | OR | | 7.0 | | ~ · · | | | | | | b) | In ARM architecture, how are the shifting of multiple bits perform one clock cycle? Discuss the various instruction set of ARM. | rmed | 13 | K2 | CO2 | | | | | 13. | a) | Explain the function of coprocessor registers C1, C2, C5 and C6 that control ARM memory processing unit. <b>OR</b> | 13 | K2 | CO3 | | | | | |-----|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----------|-----|--|--|--|--| | | b) | Explain Addressing methods for stack operations in ARM. | 13 | K2 | СОЗ | | | | | | 14. | a) | Illustrate an application using ARM to implement IIR of any signal. | 13 | K2 | CO4 | | | | | | | b) | OR Explain in detail the Device Driver Framework used in ARM. | 13 | K2 | CO4 | | | | | | 15. | a) | Explain the mapping of a task in virtual memory to physical memory using relocation register. Show an example for mapping pages to page frames in an ARM with an MMU. | 13 | K2 | CO5 | | | | | | | | OR | | | | | | | | | | b) | Explain the implementation of Fast Context Switch Extension for ARM processors. | 13 | K2 | CO5 | | | | | | | $PART - C (1 \times 15 = 15 Marks)$ | | | | | | | | | | 16. | a) | Build an ARM7 assembly program to check whether a given number | 15 | <i>K3</i> | CO6 | | | | | ## (stored in a register) is even or odd. Use bitwise operations to determine the result. OR b) Build an ARM7 assembly program to compare two numbers stored in <sup>15</sup> <sup>K3</sup> <sup>CO6</sup> registers and store the maximum of the two in another register.